Atmel /ATSAM3U2E /UDPHS /DMACONTROL5

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as DMACONTROL5

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (CHANN_ENB)CHANN_ENB 0 (LDNXT_DSC)LDNXT_DSC 0 (END_TR_EN)END_TR_EN 0 (END_B_EN)END_B_EN 0 (END_TR_IT)END_TR_IT 0 (END_BUFFIT)END_BUFFIT 0 (DESC_LD_IT)DESC_LD_IT 0 (BURST_LCK)BURST_LCK 0BUFF_LENGTH

Description

UDPHS DMA Channel Control Register (channel = 5)

Fields

CHANN_ENB

(Channel Enable Command)

LDNXT_DSC

Load Next Channel Transfer Descriptor Enable (Command)

END_TR_EN

End of Transfer Enable (Control)

END_B_EN

End of Buffer Enable (Control)

END_TR_IT

End of Transfer Interrupt Enable

END_BUFFIT

End of Buffer Interrupt Enable

DESC_LD_IT

Descriptor Loaded Interrupt Enable

BURST_LCK

Burst Lock Enable

BUFF_LENGTH

Buffer Byte Length (Write-only)

Links

()