Atmel /ATSAM3X8C /UOTGHS /HSTPIPISR0_INTPIPES

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as HSTPIPISR0_INTPIPES

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (RXINI)RXINI 0 (TXOUTI)TXOUTI 0 (UNDERFI)UNDERFI 0 (PERRI)PERRI 0 (NAKEDI)NAKEDI 0 (OVERFI)OVERFI 0 (RXSTALLDI)RXSTALLDI 0 (SHORTPACKETI)SHORTPACKETI 0 (DATA0)DTSEQ 0 (0_BUSY)NBUSYBK 0 (BANK0)CURRBK 0 (RWALL)RWALL 0 (CFGOK)CFGOK 0PBYCT

DTSEQ=DATA0, NBUSYBK=0_BUSY, CURRBK=BANK0

Description

Host Pipe Status Register (n = 0)

Fields

RXINI

Received IN Data Interrupt

TXOUTI

Transmitted OUT Data Interrupt

UNDERFI

Underflow Interrupt

PERRI

Pipe Error Interrupt

NAKEDI

NAKed Interrupt

OVERFI

Overflow Interrupt

RXSTALLDI

Received STALLed Interrupt

SHORTPACKETI

Short Packet Interrupt

DTSEQ

Data Toggle Sequence

0 (DATA0): Data0 toggle sequence

1 (DATA1): Data1 toggle sequence

NBUSYBK

Number of Busy Banks

0 (0_BUSY): 0 busy bank (all banks free)

1 (1_BUSY): 1 busy bank

2 (2_BUSY): 2 busy banks

3 (3_BUSY): 3 busy banks

CURRBK

Current Bank

0 (BANK0): Current bank is bank0

1 (BANK1): Current bank is bank1

2 (BANK2): Current bank is bank2

RWALL

Read-write Allowed

CFGOK

Configuration OK Status

PBYCT

Pipe Byte Count

Links

()