STMicroelectronics /STM32F031x /DMA /IFCR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as IFCR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (CGIF1)CGIF1 0 (CTCIF1)CTCIF1 0 (CHTIF1)CHTIF1 0 (CTEIF1)CTEIF1 0 (CGIF2)CGIF2 0 (CTCIF2)CTCIF2 0 (CHTIF2)CHTIF2 0 (CTEIF2)CTEIF2 0 (CGIF3)CGIF3 0 (CTCIF3)CTCIF3 0 (CHTIF3)CHTIF3 0 (CTEIF3)CTEIF3 0 (CGIF4)CGIF4 0 (CTCIF4)CTCIF4 0 (CHTIF4)CHTIF4 0 (CTEIF4)CTEIF4 0 (CGIF5)CGIF5 0 (CTCIF5)CTCIF5 0 (CHTIF5)CHTIF5 0 (CTEIF5)CTEIF5 0 (CGIF6)CGIF6 0 (CTCIF6)CTCIF6 0 (CHTIF6)CHTIF6 0 (CTEIF6)CTEIF6 0 (CGIF7)CGIF7 0 (CTCIF7)CTCIF7 0 (CHTIF7)CHTIF7 0 (CTEIF7)CTEIF7

Description

DMA interrupt flag clear register (DMA_IFCR)

Fields

CGIF1

Channel 1 Global interrupt clear

CTCIF1

Channel 1 Transfer Complete clear

CHTIF1

Channel 1 Half Transfer clear

CTEIF1

Channel 1 Transfer Error clear

CGIF2

Channel 2 Global interrupt clear

CTCIF2

Channel 2 Transfer Complete clear

CHTIF2

Channel 2 Half Transfer clear

CTEIF2

Channel 2 Transfer Error clear

CGIF3

Channel 3 Global interrupt clear

CTCIF3

Channel 3 Transfer Complete clear

CHTIF3

Channel 3 Half Transfer clear

CTEIF3

Channel 3 Transfer Error clear

CGIF4

Channel 4 Global interrupt clear

CTCIF4

Channel 4 Transfer Complete clear

CHTIF4

Channel 4 Half Transfer clear

CTEIF4

Channel 4 Transfer Error clear

CGIF5

Channel 5 Global interrupt clear

CTCIF5

Channel 5 Transfer Complete clear

CHTIF5

Channel 5 Half Transfer clear

CTEIF5

Channel 5 Transfer Error clear

CGIF6

Channel 6 Global interrupt clear

CTCIF6

Channel 6 Transfer Complete clear

CHTIF6

Channel 6 Half Transfer clear

CTEIF6

Channel 6 Transfer Error clear

CGIF7

Channel 7 Global interrupt clear

CTCIF7

Channel 7 Transfer Complete clear

CHTIF7

Channel 7 Half Transfer clear

CTEIF7

Channel 7 Transfer Error clear

Links

()