STMicroelectronics /STM32F765 /FMC /SDTR2

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as SDTR2

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0TMRD0TXSR0TRAS0TRC0TWR0TRP0TRCD

Description

SDRAM Timing register 2

Fields

TMRD

Load Mode Register to Active

TXSR

Exit self-refresh delay

TRAS

Self refresh time

TRC

Row cycle delay

TWR

Recovery delay

TRP

Row precharge delay

TRCD

Row to column delay

Links

()