STMicroelectronics /STM32G441xx /PWR /PWR_CR1

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as PWR_CR1

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)LPMS0 (FPD_STOP)FPD_STOP 0 (B_0x0)DBP 0 (B_0x0)VOS0 (LPR)LPR

DBP=B_0x0, VOS=B_0x0, LPMS=B_0x0

Description

Power control register 1

Fields

LPMS

Low-power mode selection These bits select the low-power mode entered when CPU enters the deepsleep mode. 1xx: Shutdown mode Note: In Standby mode, SRAM2 can be preserved or not, depending on RRS bit configuration in PWR_CR3.

0 (B_0x0): Stop 0 mode

1 (B_0x1): Stop 1 mode

2 (B_0x2): Reserved

3 (B_0x3): Standby mode

FPD_STOP

FPD_STOP

DBP

Disable backup domain write protection In reset state, the RTC and backup registers are protected against parasitic write access. This bit must be set to enable write access to these registers.

0 (B_0x0): Access to RTC and Backup registers disabled

1 (B_0x1): Access to RTC and Backup registers enabled

VOS

Voltage scaling range selection

0 (B_0x0): Cannot be written (forbidden by hardware)

1 (B_0x1): Range 1

2 (B_0x2): Range 2

3 (B_0x3): Cannot be written (forbidden by hardware)

LPR

Low-power run When this bit is set, the regulator is switched from main mode (MR) to low-power mode (LPR).

Links

()