STMicroelectronics /STM32G473xx /TIM6 /CR1

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CR1

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (CEN)CEN 0 (UDIS)UDIS 0 (URS)URS 0 (OPM)OPM 0 (ARPE)ARPE 0 (UIFREMAP)UIFREMAP 0 (DITHEN)DITHEN

Description

control register 1

Fields

CEN

Counter enable

UDIS

Update disable

URS

Update request source

OPM

One-pulse mode

ARPE

Auto-reload preload enable

UIFREMAP

UIF status bit remapping

DITHEN

Dithering Enable

Links

()