STMicroelectronics /STM32G491xx /RCC /RCC_CIER

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as RCC_CIER

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)LSIRDYIE 0 (B_0x0)LSERDYIE 0 (B_0x0)HSIRDYIE 0 (B_0x0)HSERDYIE 0 (B_0x0)PLLRDYIE 0 (B_0x0)LSECSSIE 0 (B_0x0)HSI48RDYIE

LSERDYIE=B_0x0, LSECSSIE=B_0x0, PLLRDYIE=B_0x0, LSIRDYIE=B_0x0, HSI48RDYIE=B_0x0, HSERDYIE=B_0x0, HSIRDYIE=B_0x0

Description

Clock interrupt enable register

Fields

LSIRDYIE

LSI ready interrupt enable Set and cleared by software to enable/disable interrupt caused by the LSI oscillator stabilization.

0 (B_0x0): LSI ready interrupt disabled

1 (B_0x1): LSI ready interrupt enabled

LSERDYIE

LSE ready interrupt enable Set and cleared by software to enable/disable interrupt caused by the LSE oscillator stabilization.

0 (B_0x0): LSE ready interrupt disabled

1 (B_0x1): LSE ready interrupt enabled

HSIRDYIE

HSI16 ready interrupt enable Set and cleared by software to enable/disable interrupt caused by the HSI16 oscillator stabilization.

0 (B_0x0): HSI16 ready interrupt disabled

1 (B_0x1): HSI16 ready interrupt enabled

HSERDYIE

HSE ready interrupt enable Set and cleared by software to enable/disable interrupt caused by the HSE oscillator stabilization.

0 (B_0x0): HSE ready interrupt disabled

1 (B_0x1): HSE ready interrupt enabled

PLLRDYIE

PLL ready interrupt enable Set and cleared by software to enable/disable interrupt caused by PLL lock.

0 (B_0x0): PLL lock interrupt disabled

1 (B_0x1): PLL lock interrupt enabled

LSECSSIE

LSE clock security system interrupt enable Set and cleared by software to enable/disable interrupt caused by the clock security system on LSE.

0 (B_0x0): Clock security interrupt caused by LSE clock failure disabled

1 (B_0x1): Clock security interrupt caused by LSE clock failure enabled

HSI48RDYIE

HSI48 ready interrupt enable Set and cleared by software to enable/disable interrupt caused by the internal HSI48 oscillator.

0 (B_0x0): HSI48 ready interrupt disabled

1 (B_0x1): HSI48 ready interrupt enabled

Links

()