STMicroelectronics /STM32GBK1CBT6 /RCC /RCC_APB2ENR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as RCC_APB2ENR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)SYSCFGEN 0 (B_0x0)TIM1EN 0 (B_0x0)SPI1EN 0 (B_0x0)TIM8EN 0 (B_0x0)USART1EN 0 (B_0x0)SPI4EN 0 (B_0x0)TIM15EN 0 (B_0x0)TIM16EN 0 (B_0x0)TIM17EN 0 (B_0x0)TIM20EN 0 (B_0x0)SAI1EN 0 (B_0x0)HRTIM1EN

USART1EN=B_0x0, HRTIM1EN=B_0x0, SPI1EN=B_0x0, TIM1EN=B_0x0, TIM16EN=B_0x0, SAI1EN=B_0x0, SPI4EN=B_0x0, TIM20EN=B_0x0, TIM8EN=B_0x0, TIM17EN=B_0x0, TIM15EN=B_0x0, SYSCFGEN=B_0x0

Description

APB2 peripheral clock enable register

Fields

SYSCFGEN

SYSCFG + COMP + VREFBUF + OPAMP clock enable Set and cleared by software.

0 (B_0x0): SYSCFG + COMP + VREFBUF + OPAMP clock disabled

1 (B_0x1): SYSCFG + COMP + VREFBUF + OPAMP clock enabled

TIM1EN

TIM1 timer clock enable Set and cleared by software.

0 (B_0x0): TIM1 timer clock disabled

1 (B_0x1): TIM1P timer clock enabled

SPI1EN

SPI1 clock enable Set and cleared by software.

0 (B_0x0): SPI1 clock disabled

1 (B_0x1): SPI1 clock enabled

TIM8EN

TIM8 timer clock enable Set and cleared by software.

0 (B_0x0): TIM8 timer clock disabled

1 (B_0x1): TIM8 timer clock enabled

USART1EN

USART1clock enable Set and cleared by software.

0 (B_0x0): USART1clock disabled

1 (B_0x1): USART1clock enabled

SPI4EN

SPI4 clock enable Set and cleared by software.

0 (B_0x0): SPI4 clock disabled

1 (B_0x1): SPI4 clock enabled

TIM15EN

TIM15 timer clock enable Set and cleared by software.

0 (B_0x0): TIM15 timer clock disabled

1 (B_0x1): TIM15 timer clock enabled

TIM16EN

TIM16 timer clock enable Set and cleared by software.

0 (B_0x0): TIM16 timer clock disabled

1 (B_0x1): TIM16 timer clock enabled

TIM17EN

TIM17 timer clock enable Set and cleared by software.

0 (B_0x0): TIM17 timer clock disabled

1 (B_0x1): TIM17 timer clock enabled

TIM20EN

TIM20 timer clock enable Set and cleared by software.

0 (B_0x0): TIM20 clock disabled

1 (B_0x1): TIM20 clock enabled

SAI1EN

SAI1 clock enable Set and cleared by software.

0 (B_0x0): SAI1 clock disabled

1 (B_0x1): SAI1 clock enabled

HRTIM1EN

HRTIM1 clock enable Set and cleared by software.

0 (B_0x0): HRTIM1 clock disabled

1 (B_0x1): HRTIM1 clock enable

Links

()