STMicroelectronics /STM32L100 /DAC /DHR12RD

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as DHR12RD

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0DACC1DHR0DACC2DHR

Description

Dual DAC 12-bit right-aligned data holding register

Fields

DACC1DHR

DAC channel1 12-bit right-aligned data

DACC2DHR

DAC channel2 12-bit right-aligned data

Links

()