STMicroelectronics /STM32L552 /DFSDM1 /CH0DLYR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CH0DLYR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0PLSSKP

Description

DFSDM channel y delay register

Fields

PLSSKP

Pulses to skip for input data skipping function

Links

()