STMicroelectronics /STM32U5A9 /DSI /DSI_CLCR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as DSI_CLCR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)DPCC 0 (B_0x0)ACR

ACR=B_0x0, DPCC=B_0x0

Description

DSI Host clock lane configuration register

Fields

DPCC

D-PHY clock control This bit controls the D-PHY clock state:

0 (B_0x0): Clock lane is in low-power mode.

1 (B_0x1): Clock lane runs in high-speed mode.

ACR

Automatic clock lane control This bit enables the automatic mechanism to stop providing clock in the clock lane when time allows.

0 (B_0x0): Automatic clock lane control disabled

1 (B_0x1): Automatic clock lane control enabled

Links

()