STMicroelectronics /STM32U5A9 /DSI /DSI_PSR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as DSI_PSR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (PD)PD 0 (PSSC)PSSC 0 (UANC)UANC 0 (PSS0)PSS0 0 (UAN0)UAN0 0 (RUE0)RUE0 0 (PSS1)PSS1 0 (UAN1)UAN1

Description

DSI Host PHY status register

Fields

PD

PHY direction This bit indicates the status of phydirection D-PHY signal.

PSSC

PHY stop state clock lane This bit indicates the status of phystopstateclklane D-PHY signal.

UANC

ULPS active not clock lane This bit indicates the status of ulpsactivenotclklane D-PHY signal.

PSS0

PHY stop state lane 0 This bit indicates the status of phystopstate0lane D-PHY signal.

UAN0

ULPS active not lane 1 This bit indicates the status of ulpsactivenot0lane D-PHY signal.

RUE0

RX ULPS escape lane 0 This bit indicates the status of rxulpsesc0lane D-PHY signal.

PSS1

PHY stop state lane 1 This bit indicates the status of phystopstate1lane D-PHY signal.

UAN1

ULPS active not lane 1 This bit indicates the status of ulpsactivenot1lane D-PHY signal.

Links

()