STMicroelectronics /STM32U5A9 /EXTI /EXTI_PRIVCFGR1

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as EXTI_PRIVCFGR1

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)PRIV0 0 (B_0x0)PRIV1 0 (B_0x0)PRIV2 0 (B_0x0)PRIV3 0 (B_0x0)PRIV4 0 (B_0x0)PRIV5 0 (B_0x0)PRIV6 0 (B_0x0)PRIV7 0 (B_0x0)PRIV8 0 (B_0x0)PRIV9 0 (B_0x0)PRIV10 0 (B_0x0)PRIV11 0 (B_0x0)PRIV12 0 (B_0x0)PRIV13 0 (B_0x0)PRIV14 0 (B_0x0)PRIV15 0 (B_0x0)PRIV16 0 (B_0x0)PRIV17 0 (B_0x0)PRIV18 0 (B_0x0)PRIV19 0 (B_0x0)PRIV20 0 (B_0x0)PRIV21 0 (B_0x0)PRIV22 0 (B_0x0)PRIV23 0 (B_0x0)PRIV24 0 (B_0x0)PRIV25

PRIV10=B_0x0, PRIV1=B_0x0, PRIV4=B_0x0, PRIV2=B_0x0, PRIV0=B_0x0, PRIV15=B_0x0, PRIV18=B_0x0, PRIV25=B_0x0, PRIV14=B_0x0, PRIV23=B_0x0, PRIV22=B_0x0, PRIV20=B_0x0, PRIV17=B_0x0, PRIV16=B_0x0, PRIV11=B_0x0, PRIV8=B_0x0, PRIV19=B_0x0, PRIV9=B_0x0, PRIV7=B_0x0, PRIV24=B_0x0, PRIV21=B_0x0, PRIV6=B_0x0, PRIV5=B_0x0, PRIV13=B_0x0, PRIV3=B_0x0, PRIV12=B_0x0

Description

EXTI privilege configuration register

Fields

PRIV0

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV1

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV2

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV3

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV4

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV5

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV6

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV7

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV8

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV9

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV10

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV11

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV12

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV13

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV14

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV15

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV16

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV17

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV18

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV19

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV20

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV21

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV22

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV23

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV24

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

PRIV25

Security enable on event input x When EXTI_SECCFGR.SECx is disabled, PRIVx can be accessed with secure and non-secure access. When EXTI_SECCFGR.SECx is enabled, PRIVx can only be written with secure access. Non-secure write to this PRIVx is discarded. Note: PRIV25, PRIV24, and PRIV23 bits are only available on some devices in the STM32U5 Series. Refer to the EXTI line connections table for its availability. If not present, consider this bit as reserved and keep at reset value.

0 (B_0x0): Event privilege disabled (unprivileged)

1 (B_0x1): Event privilege enabled (privileged)

Links

()