STMicroelectronics /STM32U5A9 /FMC /BCR2

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as BCR2

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (MBKEN)MBKEN 0 (MUXEN)MUXEN 0MTYP 0MWID 0 (FACCEN)FACCEN 0 (BURSTEN)BURSTEN 0 (WAITPOL)WAITPOL 0 (WAITCFG)WAITCFG 0 (WREN)WREN 0 (WAITEN)WAITEN 0 (EXTMOD)EXTMOD 0 (ASYNCWAIT)ASYNCWAIT 0CPSIZE 0 (CBURSTRW)CBURSTRW 0 (CCLKEN)CCLKEN 0 (WFDIS)WFDIS 0NBLSET 0 (FMCEN)FMCEN

Description

SRAM/NOR-Flash chip-select control register for bank 2

Fields

MBKEN

Memory bank enable bit

MUXEN

Address/data multiplexing enable bit

MTYP

Memory type

MWID

Memory data bus width

FACCEN

Flash access enable

BURSTEN

Burst enable bit

WAITPOL

Wait signal polarity bit

WAITCFG

Wait timing configuration

WREN

Write enable bit

WAITEN

Wait enable bit

EXTMOD

Extended mode enable

ASYNCWAIT

Wait signal during asynchronous transfers

CPSIZE

CRAM Page Size

CBURSTRW

Write burst enable

CCLKEN

Continuous clock enable

WFDIS

Write FIFO disable

NBLSET

Byte lane (NBL) setup

FMCEN

FMC controller enable

Links

()