STMicroelectronics /STM32U5A9 /GTZC1_TZSC /TZSC_SECCFGR2

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as TZSC_SECCFGR2

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (TIM1SEC)TIM1SEC 0 (SPI1SEC)SPI1SEC 0 (TIM8SEC)TIM8SEC 0 (USART1SEC)USART1SEC 0 (TIM15SEC)TIM15SEC 0 (TIM16SEC)TIM16SEC 0 (TIM17SEC)TIM17SEC 0 (SAI1SEC)SAI1SEC 0 (SAI2SEC)SAI2SEC 0 (LTDCSEC)LTDCSEC 0 (DSISEC)DSISEC

Description

TZSC secure configuration register 2

Fields

TIM1SEC

secure access mode for TIM1

SPI1SEC

secure access mode for SPI1

TIM8SEC

secure access mode for TIM8

USART1SEC

secure access mode for USART1

TIM15SEC

secure access mode for TIM5

TIM16SEC

secure access mode for TIM6

TIM17SEC

secure access mode for TIM7

SAI1SEC

secure access mode for SAI1

SAI2SEC

secure access mode for SAI2

LTDCSEC

LTDCSEC

DSISEC

DSISEC

Links

()