STMicroelectronics /STM32U5Gx /GFXTIM /GFXTIM_CGCR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as GFXTIM_CGCR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)LCS0 (B_0x0)LCCCS 0 (B_0x0)LCCFR 0 (B_0x0)LCCHRS 0 (B_0x0)FCS0 (B_0x0)FCCCS0 (B_0x0)FCCFR 0 (B_0x0)FCCHRS

LCCCS=B_0x0, FCS=B_0x0, LCCHRS=B_0x0, LCS=B_0x0, FCCFR=B_0x0, LCCFR=B_0x0, FCCHRS=B_0x0, FCCCS=B_0x0

Description

GFXTIM clock generator configuration register

Fields

LCS

line clock source This field configures the line clock source.

0 (B_0x0): line clock counter underflow

1 (B_0x1): frame clock counter underflow

2 (B_0x2): HSYNC rising edge

3 (B_0x3): HSYNC falling edge

4 (B_0x4): VSYNC rising edge

5 (B_0x5): VSYNC falling edge

6 (B_0x6): TE rising edge

7 (B_0x7): TE falling edge

LCCCS

line clock counter clock source This bit configures the clock source for the line clock counter.

0 (B_0x0): line clock counter disabled

1 (B_0x1): system clock selected

LCCFR

line clock counter force reload This bit forces line clock counter reload.

0 (B_0x0): no effect

1 (B_0x1): line clock counter reload forced

LCCHRS

line clock counter hardware reload source This field configures the hardware reload source for the line clock counter.

0 (B_0x0): no hardware reload

1 (B_0x1): frame clock counter underflow

2 (B_0x2): HSYNC rising edge

3 (B_0x3): HSYNC falling edge

4 (B_0x4): VSYNC rising edge

5 (B_0x5): VSYNC falling edge

6 (B_0x6): TE rising edge

7 (B_0x7): TE falling edge

FCS

frame clock source This field configures the frame clock source

0 (B_0x0): line clock counter underflow

1 (B_0x1): frame clock counter underflow

2 (B_0x2): HSYNC rising edge

3 (B_0x3): HSYNC falling edge

4 (B_0x4): VSYNC rising edge

5 (B_0x5): VSYNC falling edge

6 (B_0x6): TE rising edge

7 (B_0x7): TE falling edge

FCCCS

frame clock counter clock source This field configures the clock source for the frame clock counter.

0 (B_0x0): frame clock counter disabled

1 (B_0x1): line clock counter underflow

2 (B_0x2): HSYNC rising edge

3 (B_0x3): HSYNC falling edge

4 (B_0x4): VSYNC rising edge

5 (B_0x5): VSYNC falling edge

6 (B_0x6): TE rising edge

7 (B_0x7): TE falling edge

FCCFR

frame clock counter force reload This bit forces frame clock counter reload

0 (B_0x0): No effect

1 (B_0x1): frame clock counter reload forced

FCCHRS

frame- -clock counter hardware reload source This field configures the hardware reload source for the frame- -clock counter.

0 (B_0x0): no hardware reload

1 (B_0x1): line- -clock counter underflow

2 (B_0x2): HSYNC rising edge

3 (B_0x3): HSYNC falling edge

4 (B_0x4): VSYNC rising edge

5 (B_0x5): VSYNC falling edge

6 (B_0x6): TE rising edge

7 (B_0x7): TE falling edge

Links

()