PLLRDYC=B_0x0, LSECSSC=B_0x0, HSERDYC=B_0x0, LSERDYC=B_0x0, CSSC=B_0x0, LSIRDYC=B_0x0, HSIRDYC=B_0x0, HSI48RDYC=B_0x0
Clock interrupt clear register
| LSIRDYC | LSI ready interrupt clear This bit is set by software to clear the LSIRDYF flag. 0 (B_0x0): No effect 1 (B_0x1): LSIRDYF cleared |
| LSERDYC | LSE ready interrupt clear This bit is set by software to clear the LSERDYF flag. 0 (B_0x0): No effect 1 (B_0x1): LSERDYF cleared |
| HSIRDYC | HSI16 ready interrupt clear This bit is set software to clear the HSIRDYF flag. 0 (B_0x0): No effect 1 (B_0x1): Clear HSIRDYF flag |
| HSERDYC | HSE ready interrupt clear This bit is set by software to clear the HSERDYF flag. 0 (B_0x0): No effect 1 (B_0x1): Clear HSERDYF flag |
| PLLRDYC | PLL ready interrupt clear This bit is set by software to clear the PLLRDYF flag. 0 (B_0x0): No effect 1 (B_0x1): Clear PLLRDYF flag |
| CSSC | Clock security system interrupt clear This bit is set by software to clear the CSSF flag. 0 (B_0x0): No effect 1 (B_0x1): Clear CSSF flag |
| LSECSSC | LSE Clock security system interrupt clear This bit is set by software to clear the LSECSSF flag. 0 (B_0x0): No effect 1 (B_0x1): Clear LSECSSF flag |
| HSI48RDYC | HSI48 oscillator ready interrupt clear This bit is set by software to clear the HSI48RDYF flag. 0 (B_0x0): No effect 1 (B_0x1): Clear the HSI48RDYC flag |