stm32 /stm32h5 /STM32H533 /GPDMA /GPDMA_SMISR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as GPDMA_SMISR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)MIS0 0 (B_0x0)MIS1 0 (B_0x0)MIS2 0 (B_0x0)MIS3 0 (B_0x0)MIS4 0 (B_0x0)MIS5 0 (B_0x0)MIS6 0 (B_0x0)MIS7

MIS6=B_0x0, MIS1=B_0x0, MIS7=B_0x0, MIS3=B_0x0, MIS0=B_0x0, MIS5=B_0x0, MIS4=B_0x0, MIS2=B_0x0

Description

GPDMA secure masked interrupt status register

Fields

MIS0

masked interrupt status of the secure channel x

0 (B_0x0): no interrupt occurred on the secure channel x

1 (B_0x1): an interrupt occurred on the secure channel x

MIS1

masked interrupt status of the secure channel x

0 (B_0x0): no interrupt occurred on the secure channel x

1 (B_0x1): an interrupt occurred on the secure channel x

MIS2

masked interrupt status of the secure channel x

0 (B_0x0): no interrupt occurred on the secure channel x

1 (B_0x1): an interrupt occurred on the secure channel x

MIS3

masked interrupt status of the secure channel x

0 (B_0x0): no interrupt occurred on the secure channel x

1 (B_0x1): an interrupt occurred on the secure channel x

MIS4

masked interrupt status of the secure channel x

0 (B_0x0): no interrupt occurred on the secure channel x

1 (B_0x1): an interrupt occurred on the secure channel x

MIS5

masked interrupt status of the secure channel x

0 (B_0x0): no interrupt occurred on the secure channel x

1 (B_0x1): an interrupt occurred on the secure channel x

MIS6

masked interrupt status of the secure channel x

0 (B_0x0): no interrupt occurred on the secure channel x

1 (B_0x1): an interrupt occurred on the secure channel x

MIS7

masked interrupt status of the secure channel x

0 (B_0x0): no interrupt occurred on the secure channel x

1 (B_0x1): an interrupt occurred on the secure channel x

Links

()