stm32 /stm32h5 /STM32H533 /OCTOSPI /OCTOSPI_WPTCR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as OCTOSPI_WPTCR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0DCYC0 (B_0x0)DHQC 0 (B_0x0)SSHIFT

DHQC=B_0x0, SSHIFT=B_0x0

Description

OCTOSPI wrap timing configuration register

Fields

DCYC

Number of dummy cycles

DHQC

Delay hold quarter cycle

0 (B_0x0): No quarter cycle delay

1 (B_0x1): 1/4 cycle delay inserted

SSHIFT

Sample shift

0 (B_0x0): No shift

1 (B_0x1): 1/2 cycle shift

Links

()