stm32 /stm32h5 /STM32H533 /RCC /RCC_AHB4ENR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as RCC_AHB4ENR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)OTFDEC1EN 0 (B_0x0)SDMMC1EN 0 (B_0x0)FMCEN 0 (B_0x0)OCTOSPI1EN

OCTOSPI1EN=B_0x0, SDMMC1EN=B_0x0, FMCEN=B_0x0, OTFDEC1EN=B_0x0

Description

RCC AHB4 peripheral clock register

Fields

OTFDEC1EN

OTFDEC1 clock enable

0 (B_0x0): OTFDEC1 peripheral clock disabled (default after reset)

1 (B_0x1): OTFDEC1 peripheral clock enabled

SDMMC1EN

SDMMC1 and SDMMC1 delay peripheral clock enable reset

0 (B_0x0): SDMMC1 and SDMMC1 delay peripherals clock disabled (default after reset)

1 (B_0x1): SDMMC1 and SDMMC1 delay peripherals clock enabled

FMCEN

FMC clock enable

0 (B_0x0): FMC peripheral clock disabled (default after reset)

1 (B_0x1): FMC peripheral clock enabled

OCTOSPI1EN

OCTOSPI1 clock enable

0 (B_0x0): OCTOSPI1 peripheral clock disabled (default after reset)

1 (B_0x1): OCTOSPI1 peripheral clock enabled

Links

()