stm32 /stm32h5 /STM32H533 /RCC /RCC_APB1HENR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as RCC_APB1HENR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)UART9EN 0 (B_0x0)UART12EN 0 (B_0x0)DTSEN 0 (B_0x0)LPTIM2EN 0 (B_0x0)FDCANEN 0 (B_0x0)UCPD1EN

FDCANEN=B_0x0, DTSEN=B_0x0, LPTIM2EN=B_0x0, UART12EN=B_0x0, UART9EN=B_0x0, UCPD1EN=B_0x0

Description

RCC APB1 peripheral clock register

Fields

UART9EN

UART9 clock enable

0 (B_0x0): UART9 peripheral clock disabled (default after reset)

1 (B_0x1): resets UART9 peripheral clock enabled

UART12EN

UART12 clock enable

0 (B_0x0): UART12 peripheral clock disabled (default after reset)

1 (B_0x1): UART12 peripheral clock enabled

DTSEN

DTS clock enable

0 (B_0x0): DTS peripheral clock disabled (default after reset)

1 (B_0x1): DTS peripheral clock enabled

LPTIM2EN

LPTIM2 clock enable

0 (B_0x0): LPTIM2 peripheral clock disabled (default after reset)

1 (B_0x1): LPTIM2 peripheral clock enabled

FDCANEN

FDCAN1 and FDCAN2 peripheral clock enable

0 (B_0x0): FDCAN1 and FDCAN2 peripheral clock disabled (default after reset)

1 (B_0x1): FDCAN1 and FDCAN2 peripheral clock enabled

UCPD1EN

UCPD1 clock enable

0 (B_0x0): UCPD peripheral clock disabled (default after reset)

1 (B_0x1): UCPD peripheral clock enabled

Links

()