stm32 /stm32h5 /STM32H563 /GPDMA1 /GPDMA_MISR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as GPDMA_MISR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)MIS0 0 (B_0x0)MIS1 0 (B_0x0)MIS2 0 (B_0x0)MIS3 0 (B_0x0)MIS4 0 (B_0x0)MIS5 0 (B_0x0)MIS6 0 (B_0x0)MIS7

MIS2=B_0x0, MIS4=B_0x0, MIS5=B_0x0, MIS3=B_0x0, MIS1=B_0x0, MIS7=B_0x0, MIS6=B_0x0, MIS0=B_0x0

Description

GPDMA non-secure masked interrupt status register

Fields

MIS0

masked interrupt status of channel x (x = 7 to 0)

0 (B_0x0): no interrupt occurred on channel x

1 (B_0x1): an interrupt occurred on channel x

MIS1

masked interrupt status of channel x (x = 7 to 0)

0 (B_0x0): no interrupt occurred on channel x

1 (B_0x1): an interrupt occurred on channel x

MIS2

masked interrupt status of channel x (x = 7 to 0)

0 (B_0x0): no interrupt occurred on channel x

1 (B_0x1): an interrupt occurred on channel x

MIS3

masked interrupt status of channel x (x = 7 to 0)

0 (B_0x0): no interrupt occurred on channel x

1 (B_0x1): an interrupt occurred on channel x

MIS4

masked interrupt status of channel x (x = 7 to 0)

0 (B_0x0): no interrupt occurred on channel x

1 (B_0x1): an interrupt occurred on channel x

MIS5

masked interrupt status of channel x (x = 7 to 0)

0 (B_0x0): no interrupt occurred on channel x

1 (B_0x1): an interrupt occurred on channel x

MIS6

masked interrupt status of channel x (x = 7 to 0)

0 (B_0x0): no interrupt occurred on channel x

1 (B_0x1): an interrupt occurred on channel x

MIS7

masked interrupt status of channel x (x = 7 to 0)

0 (B_0x0): no interrupt occurred on channel x

1 (B_0x1): an interrupt occurred on channel x

Links

()