stm32 /stm32h5 /STM32H573 /DCACHE /DCACHE_IER

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as DCACHE_IER

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)BSYENDIE 0 (B_0x0)ERRIE 0 (B_0x0)CMDENDIE

ERRIE=B_0x0, CMDENDIE=B_0x0, BSYENDIE=B_0x0

Description

DCACHE interrupt enable register

Fields

BSYENDIE

interrupt enable on busy end Set by SW to enable an interrupt generation at the end of a cache full invalidate operation.

0 (B_0x0): Interrupt disabled on busy end

1 (B_0x1): Interrupt enabled on busy end

ERRIE

interrupt enable on cache error Set by software to enable an interrupt generation in case of cache functional error (eviction or clean operation write-back error)

0 (B_0x0): interrupt disabled on error

1 (B_0x1): interrupt enabled on error

CMDENDIE

interrupt enable on command end Set by software to enable an interrupt generation at the end of a cache command (clean and/or invalidate an address range)

0 (B_0x0): interrupt disabled on command end

1 (B_0x1): interrupt enabled on command end

Links

()