stm32 /stm32h5 /STM32H573 /RAMCFG /RAMCFG_M5ISR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as RAMCFG_M5ISR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)SEDC 0 (B_0x0)DED 0 (B_0x0)SRAMBUSY

SRAMBUSY=B_0x0, SEDC=B_0x0, DED=B_0x0

Description

RAMCFG memory interrupt status register

Fields

SEDC

ECC single error detected and corrected Note: This bit is reserved and must be kept at reset value in SRAM1 interrupt status register.

0 (B_0x0): No single error

1 (B_0x1): Single error detected and corrected

DED

ECC double error detected Note: This bit is reserved and must be kept at reset value in SRAM1 interrupt status register.

0 (B_0x0): No double error

1 (B_0x1): Double error detected

SRAMBUSY

SRAM busy with erase operation Note: Depending on the SRAM, the erase operation can be performed due to software request, system reset if the option bit is enabled, tamper detection or readout protection regression. Refer to Table 18: Internal SRAMs features.

0 (B_0x0): No erase operation on going

1 (B_0x1): Erase operation on going

Links

()