stm32 /stm32h7 /STM32H7B0 /DFSDM1 /DFSDM_FLT3ICR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as DFSDM_FLT3ICR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)CLRJOVRF 0 (B_0x0)CLRROVRF 0CLRCKABF0CLRSCDF

CLRJOVRF=B_0x0, CLRROVRF=B_0x0

Fields

CLRJOVRF

Clear the injected conversion overrun flag

0 (B_0x0): Writing '0’ has no effect

1 (B_0x1): Writing '1’ clears the JOVRF bit in the DFSDM_FLTxISR register

CLRROVRF

Clear the regular conversion overrun flag

0 (B_0x0): Writing '0’ has no effect

1 (B_0x1): Writing '1’ clears the ROVRF bit in the DFSDM_FLTxISR register

CLRCKABF

Clear the clock absence flag CLRCKABF[y]=0: Writing '0’ has no effect CLRCKABF[y]=1: Writing '1’ to position y clears the corresponding CKABF[y] bit in the DFSDM_FLTxISR register. When the transceiver is not yet synchronized, the clock absence flag is set and cannot be cleared by CLRCKABF[y]. Note: CLRCKABF[7:0] is present only in DFSDM_FLT0ICR register (filter x=0)

CLRSCDF

Clear the short-circuit detector flag CLRSCDF[y]=0: Writing '0’ has no effect CLRSCDF[y]=1: Writing '1’ to position y clears the corresponding SCDF[y] bit in the DFSDM_FLTxISR register Note: CLRSCDF[7:0] is present only in DFSDM_FLT0ICR register (filter x=0)

Links

()