stm32 /stm32h7 /STM32H7B3 /RCC /RCC_APB1HENR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as RCC_APB1HENR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)CRSEN 0 (B_0x0)SWPMIEN 0 (B_0x0)OPAMPEN 0 (B_0x0)MDIOSEN 0 (B_0x0)FDCANEN

MDIOSEN=B_0x0, OPAMPEN=B_0x0, CRSEN=B_0x0, SWPMIEN=B_0x0, FDCANEN=B_0x0

Fields

CRSEN

clock recovery system peripheral clock enable Set and reset by software.

0 (B_0x0): CRS peripheral clock disabled (default after reset)

1 (B_0x1): CRS peripheral clock enabled

SWPMIEN

SWPMI peripheral clocks enable Set and reset by software.

0 (B_0x0): SWPMI peripheral clocks disabled (default after reset)

1 (B_0x1): SWPMI peripheral clocks enabled:

OPAMPEN

OPAMP peripheral clock enable Set and reset by software.

0 (B_0x0): OPAMP peripheral clock disabled (default after reset)

1 (B_0x1): OPAMP peripheral clock enabled

MDIOSEN

MDIOS peripheral clock enable Set and reset by software.

0 (B_0x0): MDIOS peripheral clock disabled (default after reset)

1 (B_0x1): MDIOS peripheral clock enabled

FDCANEN

FDCAN peripheral clocks enable Set and reset by software. The peripheral clocks of the FDCAN are the kernel clock selected by FDCANSEL and provided to fdcan_ker_ck input, and the rcc_pclk1 bus interface clock.

0 (B_0x0): FDCAN peripheral clocks disabled (default after reset)

1 (B_0x1): FDCAN peripheral clocks enabled:

Links

()