stm32 /stm32l4+ /STM32L4Q5 /SDMMC1 /CLKCR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CLKCR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0CLKDIV0 (PWRSAV)PWRSAV 0WIDBUS 0 (NEGEDGE)NEGEDGE 0 (HWFC_EN)HWFC_EN 0 (DDR)DDR 0 (BUSSPEED)BUSSPEED 0SELCLKRX

Description

SDI clock control register

Fields

CLKDIV

Clock divide factor

PWRSAV

Power saving configuration bit

WIDBUS

Wide bus mode enable bit

NEGEDGE

SDMMC_CK dephasing selection bit for data and command

HWFC_EN

Hardware flow control enable

DDR

Data rate signaling selection

BUSSPEED

Bus speed mode selection between DS, HS, SDR12, SDR25 and SDR50,DDR50

SELCLKRX

Receive clock selection

Links

()