stm32 /stm32n6 /STM32N647 /USART1 /USART_CR1_FIFO_DISABLED

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as USART_CR1_FIFO_DISABLED

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)UE 0 (B_0x0)UESM 0 (B_0x0)RE 0 (B_0x0)TE 0 (B_0x0)IDLEIE 0 (B_0x0)RXNEIE 0 (B_0x0)TCIE 0 (B_0x0)TXEIE 0 (B_0x0)PEIE 0 (B_0x0)PS 0 (B_0x0)PCE 0 (B_0x0)WAKE 0 (M0)M0 0 (B_0x0)MME 0 (B_0x0)CMIE 0 (B_0x0)OVER8 0DEDT0DEAT0 (B_0x0)RTOIE 0 (B_0x0)EOBIE 0 (M1)M1 0 (B_0x0)FIFOEN

IDLEIE=B_0x0, RTOIE=B_0x0, TE=B_0x0, OVER8=B_0x0, EOBIE=B_0x0, CMIE=B_0x0, PCE=B_0x0, TCIE=B_0x0, MME=B_0x0, PEIE=B_0x0, RXNEIE=B_0x0, RE=B_0x0, FIFOEN=B_0x0, UESM=B_0x0, WAKE=B_0x0, PS=B_0x0, TXEIE=B_0x0, UE=B_0x0

Description

USART control register 1 [alternate]

Fields

UE

USART enable

0 (B_0x0): USART prescaler and outputs disabled, low-power mode

1 (B_0x1): USART enabled

UESM

USART enable in low-power mode

0 (B_0x0): USART not able to wake up the MCU from low-power mode.

1 (B_0x1): USART able to wake up the MCU from low-power mode.

RE

Receiver enable

0 (B_0x0): Receiver is disabled

1 (B_0x1): Receiver is enabled and begins searching for a start bit

TE

Transmitter enable

0 (B_0x0): Transmitter is disabled

1 (B_0x1): Transmitter is enabled

IDLEIE

IDLE interrupt enable

0 (B_0x0): Interrupt inhibited

1 (B_0x1): USART interrupt generated whenever IDLE=1 in the USART_ISR register

RXNEIE

Receive data register not empty

0 (B_0x0): Interrupt inhibited

1 (B_0x1): USART interrupt generated whenever ORE=1 or RXNE=1 in the USART_ISR register

TCIE

Transmission complete interrupt enable

0 (B_0x0): Interrupt inhibited

1 (B_0x1): USART interrupt generated whenever TC=1 in the USART_ISR register

TXEIE

Transmit data register empty

0 (B_0x0): Interrupt inhibited

1 (B_0x1): USART interrupt generated whenever TXE =1 in the USART_ISR register

PEIE

PE interrupt enable

0 (B_0x0): Interrupt inhibited

1 (B_0x1): USART interrupt generated whenever PE=1 in the USART_ISR register

PS

Parity selection

0 (B_0x0): Even parity

1 (B_0x1): Odd parity

PCE

Parity control enable

0 (B_0x0): Parity control disabled

1 (B_0x1): Parity control enabled

WAKE

Receiver wakeup method

0 (B_0x0): Idle line

1 (B_0x1): Address mark

M0

Word length

MME

Mute mode enable

0 (B_0x0): Receiver in Active mode permanently

1 (B_0x1): Receiver can switch between Mute mode and Active mode.

CMIE

Character match interrupt enable

0 (B_0x0): Interrupt inhibited

1 (B_0x1): USART interrupt generated when the CMF bit is set in the USART_ISR register.

OVER8

Oversampling mode

0 (B_0x0): Oversampling by 16

1 (B_0x1): Oversampling by 8

DEDT

Driver Enable deassertion time

DEAT

Driver Enable assertion time

RTOIE

Receiver timeout interrupt enable

0 (B_0x0): Interrupt inhibited

1 (B_0x1): USART interrupt generated when the RTOF bit is set in the USART_ISR register.

EOBIE

End of Block interrupt enable

0 (B_0x0): Interrupt inhibited

1 (B_0x1): USART interrupt generated when the EOBF flag is set in the USART_ISR register

M1

Word length

FIFOEN

FIFO mode enable

0 (B_0x0): FIFO mode is disabled.

1 (B_0x1): FIFO mode is enabled.

Links

()