stm32 /stm32n6 /STM32N655 /TIM15 /TIM15_DCR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as TIM15_DCR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)DBA0 (B_0x0)DBL0DBSS

DBL=B_0x0, DBA=B_0x0

Description

TIM15 DMA control register

Fields

DBA

DMA base address

0 (B_0x0): TIM15_CR1,

1 (B_0x1): TIM15_CR2,

2 (B_0x2): TIM15_SMCR,

DBL

DMA burst length

0 (B_0x0): 1 transfer,

1 (B_0x1): 2 transfers,

2 (B_0x2): 3 transfers,

17 (B_0x11): 18 transfers.

DBSS

DMA burst source selection

1 (B_0x1): Update

2 (B_0x2): CC1

3 (B_0x3): CC2

6 (B_0x6): COM

7 (B_0x7): Trigger

Links

()