PIOCFG6=B_0x0, PIOCFG4=B_0x0, PIOCFG2=B_0x0, PIOCFG3=B_0x0, PIOCFG1=B_0x0, PIOCFG0=B_0x0, PIOCFG7=B_0x0, PIOCFG5=B_0x0
GPIO port G PIO control low register
PIOCFG0 | Port x I/O pin y configuration 0 (B_0x0): Input and output data are not synchronized or retimed on clock edges. 1 (B_0x1): Input and output data are retimed to either rising or falling clock edge depending on PIOCFG[2] value (cfg_invertclk). |
PIOCFG1 | Port x I/O pin y configuration 0 (B_0x0): Input and output data are not synchronized or retimed on clock edges. 1 (B_0x1): Input and output data are retimed to either rising or falling clock edge depending on PIOCFG[2] value (cfg_invertclk). |
PIOCFG2 | Port x I/O pin y configuration 0 (B_0x0): Input and output data are not synchronized or retimed on clock edges. 1 (B_0x1): Input and output data are retimed to either rising or falling clock edge depending on PIOCFG[2] value (cfg_invertclk). |
PIOCFG3 | Port x I/O pin y configuration 0 (B_0x0): Input and output data are not synchronized or retimed on clock edges. 1 (B_0x1): Input and output data are retimed to either rising or falling clock edge depending on PIOCFG[2] value (cfg_invertclk). |
PIOCFG4 | Port x I/O pin y configuration 0 (B_0x0): Input and output data are not synchronized or retimed on clock edges. 1 (B_0x1): Input and output data are retimed to either rising or falling clock edge depending on PIOCFG[2] value (cfg_invertclk). |
PIOCFG5 | Port x I/O pin y configuration 0 (B_0x0): Input and output data are not synchronized or retimed on clock edges. 1 (B_0x1): Input and output data are retimed to either rising or falling clock edge depending on PIOCFG[2] value (cfg_invertclk). |
PIOCFG6 | Port x I/O pin y configuration 0 (B_0x0): Input and output data are not synchronized or retimed on clock edges. 1 (B_0x1): Input and output data are retimed to either rising or falling clock edge depending on PIOCFG[2] value (cfg_invertclk). |
PIOCFG7 | Port x I/O pin y configuration 0 (B_0x0): Input and output data are not synchronized or retimed on clock edges. 1 (B_0x1): Input and output data are retimed to either rising or falling clock edge depending on PIOCFG[2] value (cfg_invertclk). |