stm32 /stm32n6 /STM32N657 /RCC /RCC_CCIPR1

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as RCC_CCIPR1

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)ADF1SEL 0 (B_0x0)ADC12SEL 0 (B_0x0)ADCPRE0 (B_0x0)DCMIPPSEL

DCMIPPSEL=B_0x0, ADC12SEL=B_0x0, ADCPRE=B_0x0, ADF1SEL=B_0x0

Description

RCC clock configuration for independent peripheral register1

Fields

ADF1SEL

Source selection for the ADF1 kernel clock

0 (B_0x0): hclk2 selected as reference clock

1 (B_0x1): per_ck selected as reference clock

2 (B_0x2): ic7_ck selected as reference clock

3 (B_0x3): ic8_ck selected as reference clock

4 (B_0x4): msi_ck selected as reference clock

5 (B_0x5): hsi_div_ck selected as reference clock

6 (B_0x6): I2S_CKIN selected as reference clock

7 (B_0x7): timg_ck selected as reference clock

ADC12SEL

Source selection for the ADC12 kernel clock

0 (B_0x0): hclk1 selected as reference clock

1 (B_0x1): per_ck selected as reference clock

2 (B_0x2): ic7_ck selected as reference clock

3 (B_0x3): ic8_ck selected as reference clock

4 (B_0x4): msi_ck selected as reference clock

5 (B_0x5): hsi_div_ck selected as reference clock

6 (B_0x6): I2S_CKIN selected as reference clock

7 (B_0x7): timg_ck selected as reference clock

ADCPRE

ADC12 Prog clock divider selection (for clock ck_icn_p_adf1)

0 (B_0x0): ck_icn_p_adf1 is divided by 1

1 (B_0x1): ck_icn_p_adf1 is divided by 2

2 (B_0x2): ck_icn_p_adf1 is divided by 3

3 (B_0x3): ck_icn_p_adf1 is divided by 4

DCMIPPSEL

Source selection for the DCMIPP kernel clock

0 (B_0x0): pclk5 selected as reference clock

1 (B_0x1): per_ck selected as reference clock

2 (B_0x2): ic17_ck selected as reference clock

3 (B_0x3): hsi_div_ck selected as reference clock

Links

()