stm32 /stm32n6 /STM32N657 /TIM14 /TIM14_CR1

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as TIM14_CR1

15 1211 87 43 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)CEN 0 (B_0x0)UDIS 0 (B_0x0)URS 0 (B_0x0)OPM 0 (B_0x0)ARPE 0 (B_0x0)CKD0 (B_0x0)UIFREMAP 0 (B_0x0)DITHEN

ARPE=B_0x0, OPM=B_0x0, CKD=B_0x0, UDIS=B_0x0, URS=B_0x0, DITHEN=B_0x0, UIFREMAP=B_0x0, CEN=B_0x0

Description

TIM14 control register 1

Fields

CEN

Counter enable

0 (B_0x0): Counter disabled

1 (B_0x1): Counter enabled

UDIS

Update disable

0 (B_0x0): UEV enabled. An UEV is generated by one of the following events:

1 (B_0x1): UEV disabled. No UEV is generated, shadow registers keep their value (ARR, PSC, CCRx). The counter and the prescaler are reinitialized if the UG bit is set.

URS

Update request source

0 (B_0x0): Any of the following events generate an UEV if enabled:

1 (B_0x1): Only counter overflow generates an UEV if enabled.

OPM

One-pulse mode

0 (B_0x0): Counter is not stopped on the update event

1 (B_0x1): Counter stops counting on the next update event (clearing the CEN bit).

ARPE

Auto-reload preload enable

0 (B_0x0): TIMx_ARR register is not buffered

1 (B_0x1): TIMx_ARR register is buffered

CKD

Clock division

0 (B_0x0): tless thansub>DTSless than/sub> = tless thansub>tim_ker_ckless than/sub>

1 (B_0x1): tless thansub>DTSless than/sub> = 2 tless thansub>tim_ker_ckless than/sub>

2 (B_0x2): tless thansub>DTSless than/sub> = 4 tless thansub>tim_ker_ckless than/sub>

UIFREMAP

UIF status bit remapping

0 (B_0x0): No remapping. UIF status bit is not copied to TIMx_CNT register bit 31.

1 (B_0x1): Remapping enabled. UIF status bit is copied to TIMx_CNT register bit 31.

DITHEN

Dithering enable

0 (B_0x0): Dithering disabled

1 (B_0x1): Dithering enabled

Links

()