DBA=B_0x0, DBL=B_0x0
TIM15 DMA control register
DBA | DMA base address 0 (B_0x0): TIM15_CR1, 1 (B_0x1): TIM15_CR2, 2 (B_0x2): TIM15_SMCR, |
DBL | DMA burst length 0 (B_0x0): 1 transfer, 1 (B_0x1): 2 transfers, 2 (B_0x2): 3 transfers, 17 (B_0x11): 18 transfers. |
DBSS | DMA burst source selection 1 (B_0x1): Update 2 (B_0x2): CC1 3 (B_0x3): CC2 6 (B_0x6): COM 7 (B_0x7): Trigger |