stm32 /stm32wb /STM32WB50_CM4 /IPCC /C2CR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as C2CR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (RXOIE)RXOIE 0 (TXFIE)TXFIE

Description

Control register CPU2

Fields

RXOIE

processor 2 Receive channel occupied interrupt enable

TXFIE

processor 2 Transmit channel free interrupt enable

Links

()