stm32 /stm32wba5 /STM32WBA55 /RAMCFG /RAMCFG_M2ISR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as RAMCFG_M2ISR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)PED 0 (B_0x0)SRAMBUSY

SRAMBUSY=B_0x0, PED=B_0x0

Description

RAMCFG SRAM2 interrupt status register

Fields

PED

Parity error detected

0 (B_0x0): No parity error detected

1 (B_0x1): Parity error detected

SRAMBUSY

SRAM2 busy with erase operation. Note: Depending on the SRAM2, the erase operation can be performed due to software request, system reset if the enabled by user option, tamper detection or RDP regression. Refer to Table38.

0 (B_0x0): No memory erase operation ongoing

1 (B_0x1): Memory erase operation ongoing

Links

()