stm32 /stm32wba5 /STM32WBA55 /RCC /RCC_CIER

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as RCC_CIER

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)LSI1RDYIE 0 (B_0x0)LSERDYIE 0 (B_0x0)HSIRDYIE 0 (B_0x0)HSERDYIE 0 (B_0x0)PLL1RDYIE

LSI1RDYIE=B_0x0, PLL1RDYIE=B_0x0, HSIRDYIE=B_0x0, HSERDYIE=B_0x0, LSERDYIE=B_0x0

Description

RCC clock interrupt enable register

Fields

LSI1RDYIE

LSI1 ready interrupt enable Set and cleared by software to enable/disable interrupt caused by the LSI1 oscillator stabilization. Access to the bit can be secured by RCC LSISEC. When secure, a non-secure read/write access is RAZ/WI. It does not generate an illegal access interrupt. This bit can be protected against unprivileged access when secure with RCC SPRIV or when non-secure with RCC NSPRIV.

0 (B_0x0): LSI1 ready interrupt disabled

1 (B_0x1): LSI1 ready interrupt enabled

LSERDYIE

LSE ready interrupt enable Set and cleared by software to enable/disable interrupt caused by the LSE oscillator stabilization. Access to the bit can be secured by RCC LSESEC. When secure, a non-secure read/write access is RAZ/WI. It does not generate an illegal access interrupt. This bit can be protected against unprivileged access when secure with RCC SPRIV or when non-secure with RCC NSPRIV.

0 (B_0x0): LSE ready interrupt disabled

1 (B_0x1): LSE ready interrupt enabled

HSIRDYIE

HSI16 ready interrupt enable Set and cleared by software to enable/disable interrupt caused by the HSI16 oscillator stabilization. Access to the bit can be secured by RCC HSISEC. When secure, a non-secure read/write access is RAZ/WI. It does not generate an illegal access interrupt. This bit can be protected against unprivileged access when secure with RCC SPRIV or when non-secure with RCC NSPRIV.

0 (B_0x0): HSI16 ready interrupt disabled

1 (B_0x1): HSI16 ready interrupt enabled

HSERDYIE

HSE32 ready interrupt enable Set and cleared by software to enable/disable interrupt caused by the HSE32 oscillator stabilization. Access to the bit can be secured by RCC HSESEC. When secure, a non-secure read/write access is RAZ/WI. It does not generate an illegal access interrupt. This bit can be protected against unprivileged access when secure with RCC SPRIV or when non-secure with RCC NSPRIV.

0 (B_0x0): HSE32 ready interrupt disabled

1 (B_0x1): HSE32 ready interrupt enabled

PLL1RDYIE

PLL1 ready interrupt enable Set and cleared by software to enable/disable interrupt caused by PLL1 lock. Access to the bit can be secured by RCC PLL1SEC. When secure, a non-secure read/write access is RAZ/WI. It does not generate an illegal access interrupt. This bit can be protected against unprivileged access when secure with RCC SPRIV or when non-secure with RCC NSPRIV.

0 (B_0x0): PLL1 lock interrupt disabled

1 (B_0x1): PLL1 lock interrupt enabled

Links

()