Allwinner /D1H /CCU /G2D_CLK

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as G2D_CLK

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0FACTOR_M0 (PLL_PERI_2X)CLK_SRC_SEL 0 (OFF)CLK_GATING

CLK_GATING=OFF, CLK_SRC_SEL=PLL_PERI_2X

Description

G2D Clock Register

Fields

FACTOR_M

Factor M

CLK_SRC_SEL

Clock Source Select

0 (PLL_PERI_2X): undefined

1 (PLL_VIDEO0_4X): undefined

2 (PLL_VIDEO1_4X): undefined

3 (PLL_AUDIO1_DIV2): undefined

CLK_GATING

Gating Clock

0 (OFF): undefined

1 (ON): undefined

Links

()