Infineon /XMC1300 /SCU_CLK /CGATCLR0

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CGATCLR0

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (value1)VADC 0 (value1)CCU80 0 (value1)CCU40 0 (value1)USIC0 0 (value1)BCCU0 0 (value1)POSIF0 0 (value1)MATH 0 (value1)WDT 0 (value1)RTC

POSIF0=value1, MATH=value1, USIC0=value1, CCU80=value1, BCCU0=value1, RTC=value1, CCU40=value1, WDT=value1, VADC=value1

Description

Peripheral 0 Clock Gating Clear

Fields

VADC

VADC and SHS Gating Clear

0 (value1): no effect

1 (value2): disable gating

CCU80

CCU80 Gating Clear

0 (value1): no effect

1 (value2): disble gating

CCU40

CCU40 Gating Clear

0 (value1): no effect

1 (value2): disable gating

USIC0

USIC0 Gating Clear

0 (value1): no effect

1 (value2): disable gating

BCCU0

BCCU0 Gating Clear

0 (value1): no effect

1 (value2): disable gating

POSIF0

POSIF0 Gating Clear

0 (value1): no effect

1 (value2): disable gating

MATH

MATH Gating Clear

0 (value1): no effect

1 (value2): disable gating

WDT

WDT Gating Clear

0 (value1): no effect

1 (value2): disable gating

RTC

RTC Gating Clear

0 (value1): no effect

1 (value2): disable gating

Links

()