Infineon /XMC4200 /SCU_INTERRUPT /SRSET

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as SRSET

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (value1)PRWARN 0 (value1)PI 0 (value1)AI 0 (value1)DLROVR 0 (value1)LPACCR 0 (value1)LPACTH0 0 (value1)LPACTH1 0 (value1)LPACST 0 (value1)LPACCLR 0 (value1)LPACSET 0 (value1)HINTST 0 (value1)HINTCLR 0 (value1)HINTSET 0 (value1)HDCRCLR 0 (value1)HDCRSET 0 (value1)HDCR 0 (value1)OSCSICTRL 0 (value1)OSCULCTRL 0 (value1)RTC_CTR 0 (value1)RTC_ATIM0 0 (value1)RTC_ATIM1 0 (value1)RTC_TIM0 0 (value1)RTC_TIM1 0 (value1)RMX

RTC_CTR=value1, OSCSICTRL=value1, LPACCLR=value1, LPACTH1=value1, AI=value1, PI=value1, RTC_TIM1=value1, HDCRCLR=value1, HINTSET=value1, LPACST=value1, OSCULCTRL=value1, LPACCR=value1, HDCRSET=value1, HDCR=value1, RTC_ATIM0=value1, RMX=value1, HINTCLR=value1, LPACTH0=value1, DLROVR=value1, LPACSET=value1, HINTST=value1, PRWARN=value1, RTC_TIM0=value1, RTC_ATIM1=value1

Description

SCU Service Request Set

Fields

PRWARN

WDT pre-warning Interrupt Set

0 (value1): No effect

1 (value2): set the status bit

PI

RTC Periodic Interrupt Set

0 (value1): No effect

1 (value2): set the status bit

AI

RTC Alarm Interrupt Set

0 (value1): No effect

1 (value2): set the status bit

DLROVR

DLR Request Overrun Interrupt Set

0 (value1): No effect

1 (value2): set the status bit

LPACCR

LPACLR Mirror Register Update Interrupt Set

0 (value1): No effect

1 (value2): set the status bit

LPACTH0

LPACTH0 Mirror Register Update Interrupt Set

0 (value1): No effect

1 (value2): set the status bit

LPACTH1

LPACTH1 Mirror Register Update Interrupt Set

0 (value1): No effect

1 (value2): set the status bit

LPACST

LPACST Mirror Register Update Interrupt Set

0 (value1): No effect

1 (value2): set the status bit

LPACCLR

LPACCLR Mirror Register Update Interrupt Set

0 (value1): No effect

1 (value2): set the status bit

LPACSET

LPACSET Mirror Register Update Interrupt Set

0 (value1): No effect

1 (value2): set the status bit

HINTST

HINTST Mirror Register Update Interrupt Set

0 (value1): No effect

1 (value2): set the status bit

HINTCLR

HINTCLR Mirror Register Update Interrupt Set

0 (value1): No effect

1 (value2): set the status bit

HINTSET

HINTSET Mirror Register Update Interrupt Set

0 (value1): No effect

1 (value2): set the status bit

HDCRCLR

HDCRCLR Mirror Register Update Set

0 (value1): No effect

1 (value2): set the status bit

HDCRSET

HDCRSET Mirror Register Update Set

0 (value1): No effect

1 (value2): set the status bit

HDCR

HDCR Mirror Register Update Set

0 (value1): No effect

1 (value2): set the status bit

OSCSICTRL

OSCSICTRL Mirror Register Update Set

0 (value1): No effect

1 (value2): set the status bit

OSCULCTRL

OSCULCTRL Mirror Register Update Set

0 (value1): No effect

1 (value2): set the status bit

RTC_CTR

RTC CTR Mirror Register Update Set

0 (value1): No effect

1 (value2): set the status bit

RTC_ATIM0

RTC ATIM0 Mirror Register Update Set

0 (value1): No effect

1 (value2): set the status bit

RTC_ATIM1

RTC ATIM1 Mirror Register Update Set

0 (value1): No effect

1 (value2): set the status bit

RTC_TIM0

RTC TIM0 Mirror Register Update Set

0 (value1): No effect

1 (value2): set the status bit

RTC_TIM1

RTC TIM1 Mirror Register Update Set

0 (value1): No effect

1 (value2): set the status bit

RMX

Retention Memory Mirror Register Update Set

0 (value1): No effect

1 (value2): set the status bit

Links

()