Keil /AT32A403Axx_v2 /SDIO1 /CLKCTRL

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CLKCTRL

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0CLKDIV0 (CLKOEN)CLKOEN 0 (PWRSVEN)PWRSVEN 0 (BYPSEN)BYPSEN 0BUSWS 0 (CLKEDS)CLKEDS 0 (HFCEN)HFCEN 0CLKDIV98

Description

SD clock control register (SDIO_CLKCTRL)

Fields

CLKDIV

Clock division

CLKOEN

Clock output enable

PWRSVEN

Power saving mode enable

BYPSEN

Clock divider bypass enable bit

BUSWS

Bus width selection

CLKEDS

SDIO_CK edge selection bit

HFCEN

Hardware flow control enable

CLKDIV98

Clock divide factor bit9 and bit8

Links

()