Maxim-Integrated /max32665 /SPIXR /CTRL4

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CTRL4

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (256)SSACT10 (256)SSACT20 (256)SSINACT

SSACT2=256, SSINACT=256, SSACT1=256

Description

Register for controlling SPI peripheral.

Fields

SSACT1

Slave Select Action delay 1.

0 (256): 256 system clocks between SS active and first serial clock edge.

SSACT2

Slave Select Action delay 2.

0 (256): 256 system clocks between last serial clock edge and SS inactive.

SSINACT

Slave Select Inactive delay.

0 (256): 256 system clocks between transactions.

Links

()