STMicroelectronics /STM32G0B0 /VREFBUF /VREFBUF_CSR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as VREFBUF_CSR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)ENVR 0 (B_0x0)HIZ 0 (B_0x0)VRS 0 (B_0x0)VRR

ENVR=B_0x0, VRS=B_0x0, VRR=B_0x0, HIZ=B_0x0

Description

VREFBUF control and status register

Fields

ENVR

Voltage reference buffer mode enable This bit is used to enable the voltage reference buffer mode.

0 (B_0x0): Internal voltage reference mode disable (external voltage reference mode).

1 (B_0x1): Internal voltage reference mode (reference buffer enable or hold mode) enable.

HIZ

High impedance mode This bit controls the analog switch to connect or not the VREF+ pin. Refer to for the mode descriptions depending on ENVR bit configuration.

0 (B_0x0): VREF+ pin is internally connected to the voltage reference buffer output.

1 (B_0x1): VREF+ pin is high impedance.

VRS

Voltage reference scale This bit selects the value generated by the voltage reference buffer.

0 (B_0x0): Voltage reference set to VREF_OUT1 (around 2.048 V).

1 (B_0x1): Voltage reference set to VREF_OUT2 (around 2.5 V).

VRR

Voltage reference buffer ready

0 (B_0x0): the voltage reference buffer output is not ready.

1 (B_0x1): the voltage reference buffer output reached the requested level.

Links

()