STMicroelectronics /STM32H742x /EXTI /CPUIMR2

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CPUIMR2

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (MR0)MR0 0 (MR1)MR1 0 (MR2)MR2 0 (MR3)MR3 0 (MR4)MR4 0 (MR5)MR5 0 (MR6)MR6 0 (MR7)MR7 0 (MR8)MR8 0 (MR9)MR9 0 (MR10)MR10 0 (MR11)MR11 0 (MR12)MR12 0 (MR14)MR14 0 (MR15)MR15 0 (MR16)MR16 0 (MR17)MR17 0 (MR18)MR18 0 (MR19)MR19 0 (MR20)MR20 0 (MR21)MR21 0 (MR22)MR22 0 (MR23)MR23 0 (MR24)MR24 0 (MR25)MR25 0 (MR26)MR26 0 (MR27)MR27 0 (MR28)MR28 0 (MR29)MR29 0 (MR30)MR30 0 (MR31)MR31

Description

EXTI interrupt mask register

Fields

MR0

CPU Interrupt Mask on Direct Event input x+32

MR1

CPU Interrupt Mask on Direct Event input x+32

MR2

CPU Interrupt Mask on Direct Event input x+32

MR3

CPU Interrupt Mask on Direct Event input x+32

MR4

CPU Interrupt Mask on Direct Event input x+32

MR5

CPU Interrupt Mask on Direct Event input x+32

MR6

CPU Interrupt Mask on Direct Event input x+32

MR7

CPU Interrupt Mask on Direct Event input x+32

MR8

CPU Interrupt Mask on Direct Event input x+32

MR9

CPU Interrupt Mask on Direct Event input x+32

MR10

CPU Interrupt Mask on Direct Event input x+32

MR11

CPU Interrupt Mask on Direct Event input x+32

MR12

CPU Interrupt Mask on Direct Event input x+32

MR14

CPU Interrupt Mask on Direct Event input x+32

MR15

CPU Interrupt Mask on Direct Event input x+32

MR16

CPU Interrupt Mask on Direct Event input x+32

MR17

CPU Interrupt Mask on Direct Event input x+32

MR18

CPU Interrupt Mask on Direct Event input x+32

MR19

CPU Interrupt Mask on Direct Event input x+32

MR20

CPU Interrupt Mask on Direct Event input x+32

MR21

CPU Interrupt Mask on Direct Event input x+32

MR22

CPU Interrupt Mask on Direct Event input x+32

MR23

CPU Interrupt Mask on Direct Event input x+32

MR24

CPU Interrupt Mask on Direct Event input x+32

MR25

CPU Interrupt Mask on Direct Event input x+32

MR26

CPU Interrupt Mask on Direct Event input x+32

MR27

CPU Interrupt Mask on Direct Event input x+32

MR28

CPU Interrupt Mask on Direct Event input x+32

MR29

CPU Interrupt Mask on Direct Event input x+32

MR30

CPU Interrupt Mask on Direct Event input x+32

MR31

CPU Interrupt Mask on Direct Event input x+32

Links

()