STMicroelectronics /STM32H742x /RCC /PLLCFGR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as PLLCFGR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (PLL1FRACEN)PLL1FRACEN 0 (PLL1VCOSEL)PLL1VCOSEL 0PLL1RGE 0 (PLL2FRACEN)PLL2FRACEN 0 (PLL2VCOSEL)PLL2VCOSEL 0PLL2RGE 0 (PLL3FRACEN)PLL3FRACEN 0 (PLL3VCOSEL)PLL3VCOSEL 0PLL3RGE 0 (DIVP1EN)DIVP1EN 0 (DIVQ1EN)DIVQ1EN 0 (DIVR1EN)DIVR1EN 0 (DIVP2EN)DIVP2EN 0 (DIVQ2EN)DIVQ2EN 0 (DIVR2EN)DIVR2EN 0 (DIVP3EN)DIVP3EN 0 (DIVQ3EN)DIVQ3EN 0 (DIVR3EN)DIVR3EN

Description

RCC PLLs Configuration Register

Fields

PLL1FRACEN

PLL1 fractional latch enable

PLL1VCOSEL

PLL1 VCO selection

PLL1RGE

PLL1 input frequency range

PLL2FRACEN

PLL2 fractional latch enable

PLL2VCOSEL

PLL2 VCO selection

PLL2RGE

PLL2 input frequency range

PLL3FRACEN

PLL3 fractional latch enable

PLL3VCOSEL

PLL3 VCO selection

PLL3RGE

PLL3 input frequency range

DIVP1EN

PLL1 DIVP divider output enable

DIVQ1EN

PLL1 DIVQ divider output enable

DIVR1EN

PLL1 DIVR divider output enable

DIVP2EN

PLL2 DIVP divider output enable

DIVQ2EN

PLL2 DIVQ divider output enable

DIVR2EN

PLL2 DIVR divider output enable

DIVP3EN

PLL3 DIVP divider output enable

DIVQ3EN

PLL3 DIVQ divider output enable

DIVR3EN

PLL3 DIVR divider output enable

Links

()