STMicroelectronics /STM32H750x /I2C1 /I2C_ICR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as I2C_ICR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (ADDRCF)ADDRCF 0 (NACKCF)NACKCF 0 (STOPCF)STOPCF 0 (BERRCF)BERRCF 0 (ARLOCF)ARLOCF 0 (OVRCF)OVRCF 0 (PECCF)PECCF 0 (TIMOUTCF)TIMOUTCF 0 (ALERTCF)ALERTCF

Description

Access: No wait states

Fields

ADDRCF

Address matched flag clear Writing 1 to this bit clears the ADDR flag in the I2C_ISR register. Writing 1 to this bit also clears the START bit in the I2C_CR2 register.

NACKCF

Not Acknowledge flag clear Writing 1 to this bit clears the ACKF flag in I2C_ISR register.

STOPCF

Stop detection flag clear Writing 1 to this bit clears the STOPF flag in the I2C_ISR register.

BERRCF

Bus error flag clear Writing 1 to this bit clears the BERRF flag in the I2C_ISR register.

ARLOCF

Arbitration Lost flag clear Writing 1 to this bit clears the ARLO flag in the I2C_ISR register.

OVRCF

Overrun/Underrun flag clear Writing 1 to this bit clears the OVR flag in the I2C_ISR register.

PECCF

PEC Error flag clear Writing 1 to this bit clears the PECERR flag in the I2C_ISR register. Note: If the SMBus feature is not supported, this bit is reserved and forced by hardware to 0. Please refer to Section25.3: I2C implementation.

TIMOUTCF

Timeout detection flag clear Writing 1 to this bit clears the TIMEOUT flag in the I2C_ISR register. Note: If the SMBus feature is not supported, this bit is reserved and forced by hardware to 0. Please refer to Section25.3: I2C implementation.

ALERTCF

Alert flag clear Writing 1 to this bit clears the ALERT flag in the I2C_ISR register. Note: If the SMBus feature is not supported, this bit is reserved and forced by hardware to 0. Please refer to Section25.3: I2C implementation.

Links

()