STMicroelectronics /STM32L4S9 /DSI /DSI_WPCR1

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as DSI_WPCR1

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0UIX40 (SWCL)SWCL 0 (SWDL0)SWDL0 0 (SWDL1)SWDL1 0 (HSICL)HSICL 0 (HSIDL0)HSIDL0 0 (HSIDL1)HSIDL1 0 (FTXSMCL)FTXSMCL 0 (FTXSMDL)FTXSMDL 0 (CDOFFDL)CDOFFDL 0 (TDDL)TDDL 0 (PDEN)PDEN 0 (TCLKPREPEN)TCLKPREPEN 0 (TCLKZEROEN)TCLKZEROEN 0 (THSPREPEN)THSPREPEN 0 (THSTRAILEN)THSTRAILEN 0 (THSZEROEN)THSZEROEN 0 (TLPXDEN)TLPXDEN 0 (THSEXITEN)THSEXITEN 0 (TLPXCEN)TLPXCEN 0 (TCLKPOSTEN)TCLKPOSTEN

Description

DSI Wrapper PHY Configuration Register 1

Fields

UIX4

Unit Interval multiplied by 4

SWCL

Swap Clock Lane pins

SWDL0

Swap Data Lane 0 pins

SWDL1

Swap Data Lane 1 pins

HSICL

Invert Hight-Speed data signal on Clock Lane

HSIDL0

Invert the Hight-Speed data signal on Data Lane 0

HSIDL1

Invert the High-Speed data signal on Data Lane 1

FTXSMCL

Force in TX Stop Mode the Clock Lane

FTXSMDL

Force in TX Stop Mode the Data Lanes

CDOFFDL

Contention Detection OFF on Data Lanes

TDDL

Turn Disable Data Lanes

PDEN

Pull-Down Enable

TCLKPREPEN

custom time for tCLK-PREPARE Enable

TCLKZEROEN

custom time for tCLK-ZERO Enable

THSPREPEN

custom time for tHS-PREPARE Enable

THSTRAILEN

custom time for tHS-TRAIL Enable

THSZEROEN

custom time for tHS-ZERO Enable

TLPXDEN

custom time for tLPX for Data lanes Enable

THSEXITEN

custom time for tHS-EXIT Enable

TLPXCEN

custom time for tLPX for Clock lane Enable

TCLKPOSTEN

custom time for tCLK-POST Enable

Links

()