STMicroelectronics /STM32U031 /LPTIM2 /LPTIM2_ICR_OUTPUT

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as LPTIM2_ICR_OUTPUT

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (CC1CF)CC1CF 0 (ARRMCF)ARRMCF 0 (EXTTRIGCF)EXTTRIGCF 0 (CMP1OKCF)CMP1OKCF 0 (ARROKCF)ARROKCF 0 (UPCF)UPCF 0 (DOWNCF)DOWNCF 0 (UECF)UECF 0 (REPOKCF)REPOKCF 0 (CC2CF)CC2CF 0 (CC3CF)CC3CF 0 (CC4CF)CC4CF 0 (CMP2OKCF)CMP2OKCF 0 (CMP3OKCF)CMP3OKCF 0 (CMP4OKCF)CMP4OKCF 0 (DIEROKCF)DIEROKCF

Description

LPTIM2 interrupt clear register [alternate]

Fields

CC1CF

Capture/compare 1 clear flag Writing 1 to this bit clears the CC1IF flag in the LPTIM_ISR register.

ARRMCF

Autoreload match clear flag Writing 1 to this bit clears the ARRM flag in the LPTIM_ISR register

EXTTRIGCF

External trigger valid edge clear flag Writing 1 to this bit clears the EXTTRIG flag in the LPTIM_ISR register

CMP1OKCF

Compare register 1 update OK clear flag Writing 1 to this bit clears the CMP1OK flag in the LPTIM_ISR register.

ARROKCF

Autoreload register update OK clear flag Writing 1 to this bit clears the ARROK flag in the LPTIM_ISR register

UPCF

Direction change to UP clear flag Writing 1 to this bit clear the UP flag in the LPTIM_ISR register. Note: If the LPTIM does not support encoder mode feature, this bit is reserved. Refer to Section125.3.

DOWNCF

Direction change to down clear flag Writing 1 to this bit clear the DOWN flag in the LPTIM_ISR register. Note: If the LPTIM does not support encoder mode feature, this bit is reserved. Refer to Section125.3.

UECF

Update event clear flag Writing 1 to this bit clear the UE flag in the LPTIM_ISR register.

REPOKCF

Repetition register update OK clear flag Writing 1 to this bit clears the REPOK flag in the LPTIM_ISR register.

CC2CF

Capture/compare 2 clear flag Writing 1 to this bit clears the CC2IF flag in the LPTIM_ISR register. Note: If LPTIM does not implement at least 2 channels this bit is reserved. Refer to Section125.3.

CC3CF

Capture/compare 3 clear flag Writing 1 to this bit clears the CC3IF flag in the LPTIM_ISR register. Note: If LPTIM does not implement at least 3 channels this bit is reserved. Refer to Section125.3.

CC4CF

Capture/compare 4 clear flag Writing 1 to this bit clears the CC4IF flag in the LPTIM_ISR register. Note: If LPTIM does not implement at least 4 channels this bit is reserved. Refer to Section125.3.

CMP2OKCF

Compare register 2 update OK clear flag Writing 1 to this bit clears the CMP2OK flag in the LPTIM_ISR register. Note: If LPTIM does not implement at least 2 channels this bit is reserved. Refer to Section125.3.

CMP3OKCF

Compare register 3 update OK clear flag Writing 1 to this bit clears the CMP3OK flag in the LPTIM_ISR register. Note: If LPTIM does not implement at least 3 channels this bit is reserved. Refer to Section125.3.

CMP4OKCF

Compare register 4 update OK clear flag Writing 1 to this bit clears the CMP4OK flag in the LPTIM_ISR register. Note: If LPTIM does not implement at least 4 channels this bit is reserved. Refer to Section125.3.

DIEROKCF

Interrupt enable register update OK clear flag Writing 1 to this bit clears the DIEROK flag in the LPTIM_ISR register.

Links

()