STMicroelectronics /STM32U599 /SPI1 /CFG2

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CFG2

31282724232019161512118743000000000000000000000000000000000000000000MSSI0MIDI0 (RDIMM)RDIMM0 (RDIOP)RDIOP0 (IOSWP)IOSWP0COMM0SP0 (MASTER)MASTER0 (LSBFRST)LSBFRST0 (CPHA)CPHA0 (CPOL)CPOL0 (SSM)SSM0 (SSIOP)SSIOP0 (SSOE)SSOE0 (SSOM)SSOM0 (AFCNTR)AFCNTR

Description

configuration register 2

Fields

MSSI

Master SS Idleness

MIDI

Master Inter-Data Idleness

RDIMM

RDIMM

RDIOP

RDIOP

IOSWP

Swap functionality of MISO and MOSI pins

COMM

SPI Communication Mode

SP

Serial Protocol

MASTER

SPI Master

LSBFRST

Data frame format

CPHA

Clock phase

CPOL

Clock polarity

SSM

Software management of SS signal input

SSIOP

SS input/output polarity

SSOE

SS output enable

SSOM

SS output management in master mode

AFCNTR

Alternate function GPIOs control

Links

()