STMicroelectronics /STM32U5Fx /HSPI1 /HSPI_HLCR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as HSPI_HLCR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)LM 0 (B_0x0)WZL 0TACC0TRWR

LM=B_0x0, WZL=B_0x0

Description

HSPI HyperBus latency configuration register

Fields

LM

Latency mode This bit selects the Latency mode.

0 (B_0x0): Variable initial latency

1 (B_0x1): Fixed latency

WZL

Write zero latency This bit enables zero latency on write operations.

0 (B_0x0): Latency on write accesses

1 (B_0x1): No latency on write accesses

TACC

[7: 0]: Access time Device access time expressed in number of communication clock cycles

TRWR

Read write recovery time Device read write recovery time expressed in number of communication clock cycles

Links

()