SECINCERR=B_0x0, SECEOP=B_0x0, SECDBNE=B_0x0, SECSTRBERR=B_0x0, SECWRPERR=B_0x0, SECBSY=B_0x0, SECWBNE=B_0x0, SECPGSERR=B_0x0
FLASH secure status register
SECBSY | busy flag BSY flag indicates that a FLASH memory is busy by an operation (write, erase, option byte change, OBK operations, PUF operation). It is set at the beginning of a Flash memory operation and cleared when the operation finishes or an error occurs. 0 (B_0x0): no programming, erase or option byte change operation being executed 1 (B_0x1): programming, erase or option byte change operation being executed |
SECWBNE | write buffer not empty flag WBNE flag is set when the embedded Flash memory is waiting for new data to complete the write buffer. In this state, the write buffer is not empty. WBNE is reset by hardware each time the write buffer is complete or the write buffer is emptied following one of the event below: the application software forces the write operation using FW bit in FLASH_SECCR the embedded Flash memory detects an error that involves data loss This bit cannot be reset by writing 0 directly by software. To reset it, clear the write buffer by performing any of the above listed actions, or send the missing data. 0 (B_0x0): write buffer empty or full 1 (B_0x1): write buffer waiting data to complete |
SECDBNE | data buffer not empty flag DBNE flag is set when the embedded Flash memory interface is processing 6-bits ECC data in dedicated buffer. This bit cannot be set to 0 by software. The hardware resets it once the buffer is free. 0 (B_0x0): data buffer not used 1 (B_0x1): data buffer used, wait |
SECEOP | end of operation flag EOP flag is set when a operation (program/erase) completes. An interrupt is generated if the EOPIE is set to. It is not necessary to reset EOP before starting a new operation. EOP bit is cleared by writing 1 to CLR_EOP bit in FLASH_SECCCR register. 0 (B_0x0): no operation completed 1 (B_0x1): a operation completed |
SECWRPERR | write protection error flag WRPERR flag is raised when a protection error occurs during a program operation. An interrupt is also generated if the WRPERRIE is set to 1. Writing 1 to CLR_WRPERR bit in FLASH_SECCCR register clears WRPERR. 0 (B_0x0): no write protection error occurred 1 (B_0x1): a write protection error occurred |
SECPGSERR | programming sequence error flag PGSERR flag is raised when a sequence error occurs. An interrupt is generated if the PGSERRIE bit is set to 1. Writing 1 to CLR_PGSERR bit in FLASH_SECCCR register clears PGSERR. 0 (B_0x0): no sequence error occurred 1 (B_0x1): a sequence error occurred |
SECSTRBERR | strobe error flag STRBERR flag is raised when a strobe error occurs (when the master attempts to write several times the same byte in the write buffer). An interrupt is generated if the STRBERRIE bit is set to 1. Writing 1 to CLR_STRBERR bit in FLASH_SECCCR register clears STRBERR. 0 (B_0x0): no strobe error occurred 1 (B_0x1): a strobe error occurred |
SECINCERR | inconsistency error flag INCERR flag is raised when a inconsistency error occurs. An interrupt is generated if INCERRIE is set to 1. Writing 1 to CLR_INCERR bit in the FLASH_SECCCR register clears INCERR. 0 (B_0x0): no inconsistency error occurred 1 (B_0x1): a inconsistency error occurred |